Energy Optimization with Worst-Case Deadline Guarantee for Pipelined Multiprocessor Systems

Gang Chen  
TU Munich, Germany  
cheng@in.tum.de

Kai Huang  
TU Munich, Germany  
huangk@in.tum.de

Christian Buckl  
fortiss GmbH, Germany  
buckl@fortiss.org

Alois Knoll  
TU Munich, Germany  
knoll@in.tum.de

Abstract—Pipelined computing is a promising paradigm for embedded system design. Designing the scheduling policy for a pipelined system is however more involved. In this paper, we study the problem of the energy minimization for coarse-grained pipelined systems under hard real-time constraints and propose a method based on an inverse use of the pay-burst-only-once principle. We formulate the problem by means of the resource demands of individual pipeline stages and solve it by quadratic programming. Our approach is scalable w.r.t the number of the pipeline stages. Simulation results using real-life applications as well as commercialized processors are presented to demonstrate the effectiveness of our method.

I. INTRODUCTION

Pipelined computing is a promising paradigm for embedded system design, which can in principle provide high performance and low energy consumption [1]. For instance, a streaming application can be split into a sequence of functional blocks that are computed by a pipeline of processors where clock/power-gating techniques can be applied to achieve energy efficiency.

Designing the scheduling policy for the pipeline stages under the requirements of both energy efficiency and timing guarantee is however non-trivial. In general, energy efficiency and timing guarantee are conflict objectives, i.e., techniques that reduce the energy consumption of the system will usually pay the price of longer execution time, and vice versa. Previous work on this topic either requires precise timing information of the system [15], [14], [12] or tackles only soft real-time requirements [6], [1]. In the context of hard real-time systems, seldom work has been published that can handle non-deterministic workloads.

This paper studies the energy-minimization problem of coarse-grained pipelined systems under hard real-time requirements. We consider a streaming application that is split into a sequence of coarse-grained functional blocks which are mapped to a pipeline architecture for processing. The workload of the streaming application is abstracted as an event stream and the event arrivals of the stream are modeled as the arrival curves in interval domain [7]. The event stream has an end-to-end deadline requirement, i.e., the time by which any event in the stream travels through the pipeline should be no longer than this required deadline. The objective is thereby to find the optimal scheduling policies for individual stages of the pipeline with minimal energy consumption while the deadline requirement of the event stream is guaranteed.

Intuitively, the problem can be solved by partitioning the end-to-end deadline into sub-deadlines for individual pipeline stages and optimizing the overall energy consumption based on the partitioned sub-deadlines. However, any partition strategy based on the end-to-end deadline and the follow-up optimization method will suffer from counting multiple times of the burst of the event stream, which will inevitably overestimate the needed resource for each pipeline stage and lead to poor energy saving. A motivation example in Section IV will demonstrate this drawback in details. Therefore, more sophisticated method is needed to tackle this problem.

Our idea to solve this problem lies in an inverse use of the known pay-burst-only-once principle [7]. Rather than directly partitioning the end-to-end deadline, we compute for the entire pipeline one service curve which serves as a constraint for the minimal resource demand. The energy minimization problem is then formulated with respect to the individual resource demands of pipeline stages and is solved with standard quadratic programming. For simplicity, we consider power-gating energy minimization and use periodic dynamic power management to reduce the leakage power, i.e., to periodically turn on and off the processors of the pipeline. Note that the basic idea can also be applied to clock-gating energy reduction. With this approach, we can not only guarantee the overall end-to-end deadline requirement but also retrieve the pay-burst-only-once phenomena, resulting in a significant reduction of the energy consumption. In addition, our method is scalable with respect to the number of the pipeline stages. The contributions of this paper are summarized as follows:

- A new method is developed to solve the energy-minimization problem for pipelined multi-processor embedded systems by inversely using the pay-burst-only-once principle.
- We derive a formulation of the minimization problem based on the needed resource of individual stages of the pipeline architecture and a transformation of the formulation to a standard quadratic programming problem with box constraints.
- A two-phase heuristic is developed to solve the formulated problem and a formal proof is provided to show the correctness of our approach, i.e., guarantee on the end-to-end deadline requirement.
- We conduct simulation using real-life applications as...
well as commercialized processors to demonstrate the effectiveness of our method.

The rest of the paper is organized as follows: Section II reviews related work in the literature. Section III presents basic models and the definition of the studied problem. Section IV presents the motivation example and Section V describes the proposed approach. Experimental evaluation is presented in Section VI and Section VII concludes the paper.

II. RELATED WORK

Energy optimization for pipelined multiprocessor systems is an interesting topic where numbers of techniques have been proposed in the literature. For instance, approaches based on control theory [1] and runtime workload prediction [6] are proposed, targeting energy minimization under soft real-time constraints. There are also methods [15], [14], [12] for hard real-time systems. But these methods require precise timing information of task arrivals, e.g., periodic arrivals. However, in practice, this precise timing information of task arrivals might not be known in advance, since arrival time of tasks depends on many nonfunctional factors, e.g., environmental impacts.

There are also many works on hard real-time systems but allowing non-deterministic task arrivals. By using the arrival curve model [7] to abstract task arrivals into time interval domain, techniques based on dynamic frequency scaling [8], [10] and dynamic power management [5], [4] have been recently proposed for uni-processor systems. Nevertheless, how to cope with multiple processors is not yet clear. In this paper, we present an approach to derive energy-efficient scheduling with hard real-time constraints for pipelined multiprocessor systems using the arrival curve model.

III. MODELS AND PROBLEM DEFINITION

A. Hardware Model

We consider the system with pipeline architecture showed in Fig. 1(a). Each processor in the pipelined system has three power consumption modes, namely active, standby, and sleep modes, as shown in Fig. 1(b). To serve events, the processor must be in the active mode with power consumption $P_a$. When there is no event to process, the processor can switch to sleep mode with lower power consumption $P_s$. However, mode-switching from sleep mode to active mode will cause additional energy and latency penalty, respectively denoted as $E_{sw,on}$ and $t_{sw,on}$. To prevent the processor from frequent mode switches, the processor can stay at standby mode with power consumption $P_s$, which is less than $P_a$ but more than $P_s$, i.e., $P_a > P_s > P_s$. Moreover, the mode-switch from active (standby) mode to sleep mode will cause energy and time overhead, respectively denoted by $E_{sw,sleep}$ and $t_{sw,sleep}$. 

B. Task Model

This paper considers streaming applications that can be split into a sequence of tasks. As shown in Fig. 1(a), a H.263 decoder is represented as four tasks (i.e., PD1, deQ, IDCT, MC) implemented in a pipeline fashion [9]. To model the workload of the application, the concept of arrival curve $\alpha(\Delta) = [\alpha^u(\Delta), \alpha^l(\Delta)]$, originated from Network Calculus [7], is adopted. $\alpha^u(\Delta)$ and $\alpha^l(\Delta)$ provides the upper and lower bounds on the number of arrival events for the stream $S$ in any time interval $\Delta$. Analogous to arrival curves that provide an abstract event stream model, a tuple $\beta(\Delta) = [\beta^u(\Delta), \beta^l(\Delta)]$ defines an abstract resource model which provides an upper and lower bounds on the available resources in any time interval $\Delta$. Note that arrival curves are event-based and service curves are based on amount of computation time. Suppose that the execution time of an event is $c$, the transformation of the service curves can be done by $\beta^l = \left[ \frac{\beta^l}{c} \right]$ and $\beta^u = \left[ \frac{\beta^u}{c} \right]$. With these definitions, a processor with lower service curve $\beta^G(\Delta)$ is said to satisfy the deadline $D$ for the event stream specified by $\alpha(\Delta)$, if the following condition holds.

$$\beta^G(\Delta) \geq \alpha(\Delta - D), \forall \Delta \geq 0$$

(1)

C. Problem Statement

This paper considers periodic power management [4] that periodically turns on and off a processor. In each period $T = T_{on} + T_{off}$, switch the processor to active (standby) mode for $T_{on}$ time units, following by $T_{off}$ time units in sleep mode, as shown in Fig. 1(b). Given a time interval $L$, where $L \gg T$ and $\frac{T}{L}$ is an integer. Suppose that $\gamma(L)$ is the number of events of event stream $S$ served in $L$. If all the served events finish within $L$, the energy consumption $E(L, T_{on}, T_{off})$ by applying this periodic scheme is

$$E(L, T_{on}, T_{off}) = \frac{L}{T_{on} + T_{off}}(E_{sw,on} + E_{sw,sleep}) + \frac{L \cdot T_{on}}{T_{on} + T_{off}} P_a + \frac{L \cdot T_{off}}{T_{on} + T_{off}} P_s + \frac{L}{T_{on} + T_{off}} P_s \cdot c \cdot \gamma(L) (P_a - P_s) + \frac{L + L \cdot T_{on}}{T_{on} + T_{off}} (P_s - P_s)$$

where $E_{sw}$ is $E_{sw,on} + E_{sw,sleep}$ for brevity. Given a sufficiently large $L$, without changing the scheduling policy, the minimization of energy consumption $E(L, T_{on}, T_{off})$ of a single processor is to find $T_{off}$ and $T_{on}$ such that the average idle power consumption $P(T_{on}, T_{off})$ is minimized.

$$P(T_{on}, T_{off}) = \frac{L \cdot E_{sw} + T_{on} \cdot (P_a - P_s)}{T_{on} + T_{off}}$$

(2)
Based on (2), the energy minimization problem of a $m$-stage pipeline can be formulated as minimizing following function:

$$P(T_{on}, T_{off}) = \sum_{i}^{m} \frac{E_{su} + T_{on} \cdot (P_s - P_{\sigma})}{T_{on} + T_{off}} \tag{3}$$

where $T_{on} = [T_{on}^1 \ T_{on}^2 \ldots \ T_{on}^m]$ and $T_{off} = [T_{off}^1 \ T_{off}^2 \ldots \ T_{off}^m]$. Now we can define the problem that we studied as follows:

**Example**

This section presents a motivation example, where an event stream passes through a 2-stage pipeline with a deadline requirement $D$. For simplicity, arrival curves in the leaky-bucket form and service curves in rate-latency form [7] are used. In this representation, an arrival curve is modeled as $\alpha(\Delta) = b + r \cdot \Delta$, where $b$ is the burst and $r$ is the leaky rate. Correspondingly, a service curve is modeled as $\beta(\Delta) = R \cdot (\Delta - T)$, where $R$ is service rate and $T$ is the delay. A graphical illustration of the example is shown in Fig. 2, where $D = 20$, $b = 5$, $r = 0.5$, and $R_1 = R_2 = 1$.

We first inspect the strategy of partitioning the end-to-end deadline and using the partitioned sub-deadlines for the two pipeline stages. For simplicity, we split the $D$ equally, i.e., $D/2$ for each stage. As shown in Fig. 2, given $D/2$ deadline requirement for the first pipeline stage, we obtain the maximal $T_1 = \frac{D}{2} - \frac{b}{R_1} = 5$, corresponding to the minimal service demand $\beta_1 = D - 5$. To derive the minimal $\beta_2$ for the second stage of the pipeline is more involved. We need the output arrival curve $\alpha'$ from the first stage. According to [7], $\alpha'(\Delta) = b + r \cdot T_1 + r \cdot \Delta$. Now again with a deadline requirement $D/2$ for $\alpha'$, we have $T_2 = \frac{D}{2} - \frac{b + r \cdot T_1}{R_2} = 2.5$.

**IV. Motivation Example**

On the other hand, one can first derive the total server demand $\beta'^{GI}_i$, in this case $T = 15$. Any partition based on this $T$ will result in smaller but valid service curves for each pipeline stage, as we can always retrieve the original end-to-end deadline by means of the pay-burst-only-once principle. For example, by an equal partition of $T$, both $T_1$ and $T_2$ are 7.5 and $D$ is still preserved. This brings the basic idea of our approach that will be presented in the next section.

**V. Proposed Approach**

Our approach lies in an inverse use of the pay-burst-only-once principle, as mentioned in the previous section. Rather than directly partitioning the end-to-end deadline, we compute one service curve for the entire pipeline which serves as a constraint for the minimal resource demand. The energy minimization problem is then formulated with respect to the resource demands for individual pipeline stages. To solve this minimization problem, the formulation is transformed into a quadratic programming form and solved by a 2-phase heuristic.

Without loss of generality, a pipelined system with $m$ heterogeneous stages ($m \geq 2$) is considered. The processor of the $i$ stage can provide minimal $\beta^{GI}_i$ service. Since periodic power management is considered, the minimal service $\beta^{GI}_i$ can be modeled as an $T_{on}^i$ and $T_{off}^i$ pair:

$$\beta^{GI}_i(\Delta) = (T_{on}^i \left[ \frac{\Delta - T_{off}^i}{T_{on}^i + T_{off}^i} \right]) \otimes \Delta \tag{4}$$

In addition, to obtain a tightened lower bound of service curve of the entire pipeline, we restrict $T_{on}^i$ as a multiple of the worst case execution time $c_i$, i.e., $T_{on}^i = n_i \cdot c_i, n_i \in N^+$.

**A. Problem Formulation**

Before presenting the formulation, we first state a few bases. By defining $K_i = \frac{T_{on}^i}{T_{on}^i + T_{off}^i}$, we have the following two lemmas.

**Lem. 1**: $\beta^{GI}_i(\Delta) \geq K_i (\Delta - T_{off}^i - c_i)$
resulting bounded-delay function

minimum bounded-delay functions

Therefore, we should find a solution of

pay-burst-only-once principle. Therefore, the theorem holds.

end delay of the pipeline is no more than

Therefore, in Lem. 2, the right hand side of inequality is a lower bound of \( \bigotimes \tilde{\beta}_i^{Gl} \), which is the concatenated service curve of the pipeline. With \( \bigotimes \tilde{\beta}_i^{Gl} \geq \alpha^u(\Delta - D) \), the end-to-end delay of the pipeline is no more than \( D \), according to the pay-burst-only-once principle. Therefore, the theorem holds.

The left hand side of the inequality Eqn. (5) can be considered as a bounded-delay function \( bdf(\Delta, \rho, b_0) = \max(0, \rho_0(\Delta - b_0)) \) with slope \( \rho_0 = \min_{i=1}^{m} \left( \frac{K_i}{c_i} \right) \) and bounded-delay \( b_0 = \sum_{i=1}^{m} (T_{off}^i + c_i) \). For the stream \( S \) with deadline \( D \), a set of minimum bounded-delay functions \( bdf_{\min}(\Delta, \rho, b) \) can be derived by varying \( b \) (See Section V-B).

Therefore, we should find a solution of \( \{ {\bar{K}_i, T_{off}^i} \} \) such that the resulting bounded-delay function \( bdf(\Delta, \rho, b_0) \) is no less than minimum bounded-delay functions \( bdf_{\min}(\Delta, \rho, b) \). Therefore, we can formulate our optimization problem as following:

\[
\begin{align*}
\text{minimize} & \quad P(\bar{K}, T_{off}) \\
\text{subject to} & \quad \min_{i=1}^{m} \left( \frac{K_i}{c_i} \right) \geq \rho \\
& \quad \sum_{i=1}^{m} (T_{off}^i + c_i) \leq b \\
& \quad 0 \leq K_i \leq 1, \quad i = 1, \ldots, m \\
& \quad T_{off}^i \geq 0, \quad i = 1, \ldots, m
\end{align*}
\]

where \( \bar{K} = [K_1 \ldots K_m] \). \( P(\bar{K}, T_{off}) \) is obtained as follows by conducting a transformation \( K_i = \frac{T_{on}^i}{T_{on}^i + T_{off}^i} \) to (3).

\[
P(\bar{K}, T_{off}) = \sum_{i=1}^{m} \left( \frac{E_{sw}^i(1 - K_i)}{T_{off}^i} \right) + (P^i - P^i_0) K_i
\]

The advantage of the formulation (6) is two-fold. First of all, the service curves of individual pipeline stages are the variables of the optimization problem, which on the one hand overcomes the problem of paying burst multiple times, on the other hand avoids the costly \( \bigotimes \) computation during the optimization. Second, this formulation allows us to use more efficient method to analyze the problem, which will be present in the following sections.

**B. Quadratic Programming Transformation**

How to solve the minimization problem (6) is not obvious. The constraints \( b \) and \( \rho \) indeed are not fixed values. In addition, these two constraints are correlated. For a fixed \( b \), the minimum bounded-delay function \( bdf_{\min}(\Delta, \rho, b) \) can be determined by computing \( \rho \):

\[
\rho = \inf \{ \rho : bdf(\Delta, \rho, b) \geq \alpha^u(\Delta - D), \forall \Delta \geq 0 \}
\]

In this paper, we conduct the optimization by varying \( b \) and computing \( \rho \) for every possible \( b \). For a fixed \( b \), we can transform (6) into a quadratic programming problem with box constraints (QPB), as stated in the following lemma.

**Lemma 3:** The minimization problem in (6) can be transformed as the following quadratic programming problem with box constraints:

\[
\begin{align*}
\text{minimize} & \quad \bar{x}^T Q \bar{x} \\
\text{subject to} & \quad 0 \leq \bar{x}_i \leq \sqrt{E_{sw}^i(1 - \rho c_i)}, \quad i = 1, \ldots, m
\end{align*}
\]

where \( Q = A - B \), \( A \) is \( m \times m \) matrix of ones and \( B \) is \( m \times m \) diagonal matrix with \( i^{th} \) diagonal element \( \frac{(b - \sum_{j=1}^{m} c_j) (P^i_j - P^i_0)}{E_{sw}^i(1 - \rho c_i)} \).

Denote \( \bar{x}^* \) as the optimal solution for the QPB problem in (8), then the optimization solution for (6) can be obtained with

\[
K_i = 1 - \frac{x^*_i}{c_i} \quad \text{and} \quad T_{off}^i = \frac{x^*_i}{\sum_{j=1}^{m} c_j} (b - \sum_{j=1}^{m} c_j)
\]

**Proof:** With Cauchy-Buniakowski-Schwarz’s inequality, we can get that:

\[
\sum_{i=1}^{m} T_{off}^i \sum_{i=1}^{m} E_{sw}^i(1 - K_i) T_{off}^i \geq \sum_{i=1}^{m} \sqrt{E_{sw}^i(1 - K_i)^2}
\]

The minimum value of \( \sum_{i=1}^{m} E_{sw}^i(1 - K_i) T_{off}^i \) can be obtained at

\[
\sum_{i=1}^{m} \sqrt{E_{sw}^i(1 - K_i)^2} \quad \text{when} \quad \sum_{i=1}^{m} T_{off}^i = \frac{\sum_{i=1}^{m} E_{sw}^i(1 - K_i) T_{off}^i}{\sum_{i=1}^{m} E_{sw}^i(1 - K_i)^2}
\]

Then optimization formulation in (6) can be formulated as:

\[
\begin{align*}
\text{minimize} & \quad \sum_{i=1}^{m} E_{sw}^i(1 - K_i) T_{off}^i \quad \text{subject to} \quad \rho c_i \leq K_i \leq 1, \quad i = 1, \ldots, m
\end{align*}
\]

By defining \( x_i = \sqrt{E_{sw}^i(1 - K_i)} \), formulation (6) can be transformed as the QPB problem in (8).

Note that there is a feasible region for \( b \). To guarantee all the resulting \( T_{off}^i \geq 0 \), the bound-delay \( b \) should not be less than \( \sum_{i=1}^{m} c_i \). According to (5), the maximum slope \( \rho \) of bound-delay function will not exceed \( \frac{1}{\max_{i=1}^{m} c_i} \). Correspondingly, we derive the minimum bound-delay function \( bdf_{\min}(\Delta, \frac{1}{\max_{i=1}^{m} c_i}, b) \). By inverting (7), we can derive the maximum delay \( b^* \) by (9), which can guarantee that all the resulting \( K_i \) will not exceed 1. In summary, the feasible region
of \( b \in [b^l, b^u] \) can be bounded as follows:
\[
b^u = \sup \{ d : bdf(\Delta, \frac{1}{\max_{i=1}^m c_i}, d) \geq \alpha^u(\Delta - D), \forall \Delta \geq 0 \}
\]
\[
b^l = \sum_{i=1}^m c_i \tag{9}
\]

C. Two-Phase Heuristic

With above information, we can now present the overall algorithm to the energy minimization problem defined in Section III-C. Basically, bounded-delay \( b \) is scanned by step \( \epsilon \) within the range \([b^l, b^u]\). For each \( b \), we first solve the sub-problem (8) with a QPB solver. Then, the obtained solution is repaired to fulfill further constraints (will explain later on). The pseudo code of the algorithm is depicted in Algo. 1.

Algorithm 1 PBOOA

**Input:** \( \alpha^u, b^l, b^u, \epsilon, \) and \( P_{\text{min}} = \infty \)

**Output:** \( \hat{K}_{\text{opt}}, \hat{T}_{\text{off}, \text{opt}} \)

1. for \( b = b^l \) to \( b^u \) with step \( \epsilon \) do
2. compute \( p \) by Eqn. (7);
3. obtain \( \hat{K} \) and \( \hat{T}_{\text{off}} \) by solving (8);
4. repair \( \hat{K} \) and \( \hat{T}_{\text{off}} \);
5. if \( P(\hat{K}, \hat{T}_{\text{off}}) < P_{\text{min}} \) then
6. \( \hat{K}_{\text{opt}} \leftarrow \hat{K}; \hat{T}_{\text{off}, \text{opt}} \leftarrow \hat{T}_{\text{off}}; \)
7. \( P_{\text{min}} \leftarrow P(\hat{K}_{\text{opt}}, \hat{T}_{\text{off}, \text{opt}}); \)
8. end if
9. end for

To solve the sub-problem (Line 3 in Algo. 1), we apply existing QPB solver. According to [2], when \( Q \) is positive semi-definite, QPB is solvable in polynomial time. Otherwise, QPB can be seen as the non-convex quadratic programming problem which is NP-Hard. Nevertheless, there are approximation schemes [3] that can efficiently solve the non-convex QPB and there are many excellent off-the-shelf software packages [2] available. In this paper, state-of-the-art finite B&B algorithm [2] is applied to solve QPB problem.

Algorithm 2 Repair Scheme

**Input:** solution of QPB problem: \([\hat{K}, \hat{T}_{\text{off}}]\)

**Output:** \([\hat{K}', \hat{T}'_{\text{off}}]\)

1. compute the stage set: \( S_1 = \{ p_i | T_{\text{off}, i} < t_{\text{sw}} \} \);
2. repair \([\hat{K}', \hat{T}'_{\text{off}}]\) of the stage \( p \in S_1 \) as \([1, 0]\);
3. compute the loss \( Q = \sum_{p_i \in S_1} T_{\text{off}, i} \);  
4. assign \( Q \) to stage \( p \) with maximum power savings;
5. compute \( T_{\text{on}} \) and the stage set: \( S_2 = \{ p_i | T_{\text{off}, i} \geq t_{\text{sw}} \} \);
6. for each stage \( p \in S_2 \) do
7. if \( T_{\text{on}, i} < c \) then
8. \( T_{\text{on}, i} \leftarrow c; T'_{\text{off}, i} \leftarrow T_{\text{off}, i}; \)
9. else
10. \( T_{\text{on}, i} \leftarrow \lfloor \frac{T_{\text{on}, i}}{c} \rfloor c; T'_{\text{off}, i} \leftarrow T_{\text{off}, i} - T_{\text{on}, i}; \)
11. if \( T_{\text{off}, i} < t_{\text{sw}} \) then
12. \( T_{\text{on}, i} \leftarrow \lfloor \frac{T_{\text{on}, i}}{c} \rfloor c; T'_{\text{off}, i} \leftarrow T_{\text{off}, i}; \)
13. end if
14. end if
15. end for

After obtaining a pair of \( \hat{K} \) and \( \hat{T}_{\text{off}} \), the repair phase (Line 4 in Algo. 1) is conducted to fulfill further constraints. This repair scheme is represented in Algo. 2. First of all, the resulting \( T_{\text{off}, i} \) of pipeline stage \( i \) may be smaller than \( t_{\text{sw}} \). In the case that \( T_{\text{off}, i} < t_{\text{sw}} \), turning off the processor of stage \( i \) is not possible. Therefore, the solution for stage \( i \) is repaired by \([\hat{K}', T'_{\text{off}, i}] = [1, 0]\), stage \( i \) is on all the time (Line 2 in Algo. 2). However, this repair step will lead to the loss of sleep time \( Q \) (Line 3 in Algo. 2). We try to assign the loss \( Q \) to each stage by \( T_{\text{off}, i} = T_{\text{off}, i} + Q \) and compute their power savings by comparing with the previous solution. Then assign \( Q \) to the stage with maximum power saving (Line 4 in Algo. 2). Second, the resulting \( T_{\text{on}, i} \) may not be a multiple of \( c_i \), which is one of our basic requirement. The repair steps are conducted to make \( T'_{\text{on}, i} \) to be a multiple of \( c_i \) (Line 5–Line 15 in Algo. 2). It is worth noting that the repair phase we conduct can still guarantee the repaired solution to satisfy the constraints.

VI. PERFORMANCE EVALUATIONS

In this section, we demonstrate the effectiveness of our approach. We compare our approach (PBOOA) with deadline partition approach (DPA), where DPA partitions the end-to-end deadline into sub-deadlines for individual pipeline stages and optimizes the overall energy consumption by using the scheme in [4] to minimize the energy consumption of individual pipeline stages. The simulation is implemented in Matlab using RTC-toolbox [13] and the finite B&B algorithm [2] is used to solve QPB. All results are obtained from a 2.83GHz processor with 4GB memory.

A. Simulation Setup

The H.263 decoder shown in Fig. 1(a) is used as the test application. The execution time of each subtask in H.263 decoder application can be found in [9]. The event stream is specified by the PJD model. The activation period of the application is 300 ms with an end-to-end constraint of 600 ms. Regarding to processors for the pipeline architecture, we consider Marvell PXA270 processor and source its power profile from [11]. Standby power \( P_s \) and sleep power \( P_{\sigma} \) are respectively 0.260 Watt and 0.0154 Watt with considering switching time overhead \( t_{\text{sw}} \) and energy overhead \( E_{\text{sw}} \) as 0.067 sec and 10.19 mJ, respectively.

B. Simulation Result

We first evaluate how the power consumptions of the two approaches change as the jitter varies. Cases of 2-stage and 3-stage pipeline architectures with homogeneous PXA270 processors are evaluated. We vary the jitter of the stream from 0 to 840 ms. The simulation results are shown in Fig. 3. From figures, we can make the following observations: (1) PBOOA always outperforms DPA for both pipeline architectures. PBOOA on average can achieve 16.8% and 20.09% normalized power savings w.r.t DPA on 2-stage and 3-stage pipeline architectures, respectively; (2) PBOOA can achieve more power savings on 3-stage pipeline than 2-stage pipeline.
for different jitter setting. The reason is that DPA on 3-stage pipeline pays burst for more times than 2-stage platform, which leads to PBOOA can achieve more power savings on 3-stage pipeline; (3) The power consumptions of both approaches increase as the jitter increases, since the bigger jitter requires the longer $T_{on}$ to guarantee the worst-case end-to-end deadline.

![Fig. 4. Computation time and power computation for heterogeneous pipelined system with varying jitter](image)

Second, we demonstrate the scalability of our approach. We test our approach by up to 9-stage heterogeneous pipeline with jitter of 300 ms. Power profile of processors are randomly generated, while the range is set according to PXA270 processor. Fig. 4 shows the power consumption and computation overhead on different pipelines. From this figure, we can have below observations: (1) The DPA approach is time consuming. For the case of 3-stage pipeline, DPA takes almost four hours, which is 65 times longer than PBOOA on the same pipeline. In addition, the 4-stage case needs 15 times more computing time than the 3-stage case. When core number exceeds 4, deadline partition approach fails to provide a result due to expiration of time budget. (2) PBOOA is considerably fast. The 2-stage takes about three minutes. Even with the case of 9-stage pipeline, PBOOA needs 2.5 times more computing time than the 2-stage case.

![Fig. 3. Power consumption of PBOOA and DPA on 2-stage and 3-stage homogeneous pipelined system with varying jitter](image)

![Fig. 4. Computation time and power computation for heterogeneous pipelined system](image)

VII. CONCLUSION

This paper presents a new approach to minimize the energy consumption of pipelined systems. Our approach can tackle streaming applications with non-deterministic workload arrivals under hard real-time constraints. This approach can not only guarantee the original end-to-end deadline requirement but also retrieve the pay-burst-only-once phenomena, resulting in a significant reduction in both the energy consumption and computing overhead. Moreover, our approach is scalable with respect to the number of pipelined stages. Regarding to future work, it is an interesting problem to combine our approach with the consideration of the mapping of the application.

ACKNOWLEDGMENT

This work has been partly funded by German BMBF projects ECU (grant number: 13N11936) and Car2X (grant number: 13N11933).

REFERENCES